As I'm busy, I did not follow this development. It would be nice to have a short abstract of what is going on with this filter mechanism:

Every clock a 0/1 bit is generated. This bit goes to a filter. The filter creates a new output value every clock? Is that correct?

A 45-sample sliding window is used to generate an 8-bit output on every clock:

* A 45-bit register is shifted by one bit: an ADC bit is shifted into bit 0, bit 0 is shifted to bit 1, ..., bit 44 is shifted out and discarded.
* Each of the 45 bits is multiplied by one of 45 taps containing fixed Tukey window values
* These multiplied values are added together, then divided by 4 to give an 8-bit output
* The above logic is multiplied by four so that any four pins produce a combined 32-bit output

The 45 taps represent a set of n-bit registers containing a rising slope, full scale, falling slope (rising/falling according Tukey definition) ?
Multiply these register values by 0 or 1 and adding is just "integrating" the register value?
The "32-bit" output means 4 independent 8 bit values? (adding 4 8bit values -> 10 bit value)
As 45 taps worst case means 45 counts, full scale = 256 / 45 = 5 ?

The 45 taps represent a set of n-bit registers containing a rising slope, full scale, falling slope (rising/falling according Tukey definition) ?
Multiply these register values by 0 or 1 and adding is just "integrating" the register value?
The "32-bit" output means 4 independent 8 bit values? (adding 4 8bit values -> 10 bit value)
As 45 taps worst case means 45 counts, full scale = 256 / 45 = 5 ?

Yes.
Yes, maybe.
Yes.
No, worst-case is all 45 bits set, total = 1024, divided by 4 = 256, then adjusted to be 255.

Breadboarding the ADC circuit can be problematic. In my previous tests it was intermittently oscillating at 40MHz. Removing the caps seems to produce better results, but the scope probe loads the circuit enough to affect it. In this test the improvement is less. But it's still an order of magnitude or 3 bits.

The 45 taps represent a set of n-bit registers containing a rising slope, full scale, falling slope (rising/falling according Tukey definition) ?
Multiply these register values by 0 or 1 and adding is just "integrating" the register value?
The "32-bit" output means 4 independent 8 bit values? (adding 4 8bit values -> 10 bit value)
As 45 taps worst case means 45 counts, full scale = 256 / 45 = 5 ?

Yes.
Yes, maybe.
Yes.
No, worst-case is all 45 bits set, total = 1024, divided by 4 = 256, then adjusted to be 255.

Multiply these register values by 0 or 1 and adding is just "integrating" the register values where the corresponding bits are set.

So, this is just a correlation of the bit stream with a well shaped pulse.
I'm in a hurry now, so I'll come back later to understand what total = 1024 means. I just thought: 45 Bits in the bitstream can count up to 45... Maybe the tukey coefficients are summing up to 1024 and so /4 to fit into 8 bits.
But why 45 taps?

The 45 taps represent a set of n-bit registers containing a rising slope, full scale, falling slope (rising/falling according Tukey definition) ?
Multiply these register values by 0 or 1 and adding is just "integrating" the register value?
The "32-bit" output means 4 independent 8 bit values? (adding 4 8bit values -> 10 bit value)
As 45 taps worst case means 45 counts, full scale = 256 / 45 = 5 ?

Yes.
Yes, maybe.
Yes.
No, worst-case is all 45 bits set, total = 1024, divided by 4 = 256, then adjusted to be 255.

Multiply these register values by 0 or 1 and adding is just "integrating" the register values where the corresponding bits are set.

So, this is just a correlation of the bit stream with a well shaped pulse.
I'm in a hurry now, so I'll come back later to understand what total = 1024 means. I just thought: 45 Bits in the bitstream can count up to 45... Maybe the tukey coefficients are summing up to 1024 and so /4 to fit into 8 bits.
But why 45 taps?

45 taps seems sufficient for an 8-bit sample.

A total of 1024 >> 2 produces 256, which gets clamped to 255 to make an 8-bit sample. 1024 results if all taps are holding 1's.

I just made a little "RFO BASIC!" program to prove the new method:

dim t[46]
for x = 1 to 46
t[x] = 0
next x
th = 0
tw = 0
for y = 1 to 46*2
t[01] = 1
if y>46 then t[01] = 0
if t[01] = 1 then th = th + 1
if t[05] = 1 then th = th + 1
if t[06] = 1 then th = th + 1
if t[07] = 1 then th = th + 1
if t[08] = 1 then th = th + 1
if t[09] = 1 then th = th + 1
if t[10] = 1 then th = th + 1
if t[14] = 1 then th = th + 1
if t[33] = 1 then th = th - 1
if t[37] = 1 then th = th - 1
if t[38] = 1 then th = th - 1
if t[39] = 1 then th = th - 1
if t[40] = 1 then th = th - 1
if t[41] = 1 then th = th - 1
if t[42] = 1 then th = th - 1
if t[46] = 1 then th = th - 1
if t[01] = 1 then tw = tw - 1
if t[02] = 1 then tw = tw + 1
if t[03] = 1 then tw = tw + 1
if t[04] = 1 then tw = tw + 1
if t[11] = 1 then tw = tw + 1
if t[12] = 1 then tw = tw + 1
if t[13] = 1 then tw = tw + 1
if t[14] = 1 then tw = tw - 1
if t[33] = 1 then tw = tw + 1
if t[34] = 1 then tw = tw - 1
if t[35] = 1 then tw = tw - 1
if t[36] = 1 then tw = tw - 1
if t[43] = 1 then tw = tw - 1
if t[44] = 1 then tw = tw - 1
if t[45] = 1 then tw = tw - 1
if t[46] = 1 then tw = tw + 1
for x = 46 to 2 step -1
t[x] = t[x-1]
next x
sum = th*3 + tw*2
sample = int(sum/4)
if sample = 256 then sample = 255
print th,tw,sum,sample
next y

It maintains a running total by tracking 9-bit "twos" and "threes" terms, by summing 16 tap bits, each. The old way had to sum over twice that many bits. This should be close to half the previous logic size.

I've been focusing my analysis on filters constructed from moving averages. Why? Because moving average filters can be implemented cheaply. And because various shapes like a triangle, trapezoid, and Gaussian can be created by running the signals through repeated moving average filters. The sincN family uses all the same length averages, but interesting stuff happens when the lengths are not the same. I'll call them Cascaded Moving Average filters.

First stage averages 31 bits.
Second stage averages 11 numbers from the first stage.
Third stage averages 3 numbers from the second stage.

Convolution is sometimes expressed with the * symbol. We could describe this filter as CMA31*11*3.

I think it could be implemented as follows:
First stage 31 register bits, output 2 bit delta. The full sum would be 5 bits, but the output will only change by 1 count each clock.
Second stage 2x11 register bits, output 3 bit delta. The full sum output of this stage could go up or down by 2 counts or less, depending on the input.
Third stage 3x3 register bits, output 4 bit delta.
Follow it all by 3 accumulators. This compensates for the diffs we added after the sum to reduce the amount of memory needed.

It might be better to just sum the length 3 term directly.

It would lend it self well to a decimate by 3, but it's too late for me to figure out how tonight.

The sum is 1023. It turns out that the sum of the taps is the product of the lengths. So if you want to construct a filter with a certain sum, factor it and decide how to group the factors together.

I've got some fast action going on with this AD7400. Even though the ADC is only operating at 10 Mbps, I'm making use of the 80 MHz sysclock to boost the existing sinc1 to a sync3 emulation in a tight 100 ns loop.

'==================================
' Sinc3 filter (cogexec in cog #1)
'==================================
ORG
start_sinc3
cogid cid
wrpin #%00_01111_0, #tpin 'set adc/counter mode
wypin #0, #tpin 'inc on high
wxpin #0, #tpin 'totaliser
dirh #tpin 'enable smart pin
'Sinc3 loop (8 sysclocks)
rep @.lend, #0 'loop forever
rdpin acc1, #tpin
add acc2, acc1
add acc3, acc2
wrlut acc3, #(mailbox & $1ff) 'for the decimator (lut sharing is active)
.lend
cogstop cid
acc1 long 0
acc2 long 0
acc3 long 0
cid long 0
ORG $3ff
mailbox long 0

Ah, after some solid testing, I've discovered that the decimator has to update on a multiple of 8 clocks. ie: In sync with the accumulator update rate. Otherwise there is some sort of shadow phase rotations occurring.

Saucy, I've been thinking about the same things over the last 24 hours. I realized I could do a double-integrating filter which is even cheaper than the one I last proposed, but then I realize the ultimate is to go more natural and forget about the concept of certain taps and have some kind of integrating filter that just winds up being what you need.

The smartpin can create a new value every clock (if I'm right) the way I showed in the excel sheets that is filtered. Then it is up to the propeller software, how often the smartpin is read. It would be nice if someone could test mit mathlab or similar, what the filter curve of such a cascaded averager looks like. I think, this filter can be realized with very little hardware.

The first graph shows the bitstream, values 0-1
the second the sum of 2 neigbours, values 0 - 2
the third the sum of 2 neigbours of the second, values 0-4 3-Bits resolution
and so on.

The last but one graph has 8 bits resolution, still full data rate. We now clearly see a structure that allows to apply a special type of filter, finally we see a nice structure of the bitstream data.
No, I do not create bits from nothing. The point is, that in the first graph the signal changes abruptly between 0 and one. In the filtered signals the signal can not change more then one level, so the slope is limited and so the variety in the signals possible. That's the point. The filter converts signal information in time (streamed data) to signal information amplitude. As you can not read the streamer at full rate, it should be usefull reading as many bits to fill the sampling period of the propeller program loop.
The single step are showing how the signal evolves. There is no need to do this, in the end, it's just to know, how many bits are set in a shiftregister of arbitrary length.

The last signal shows, there is structure in the noise. As we know that the signal to measure is band limited (makes no sense to try to measure 20 MHz with 100 MHz clock and 10 bit resolution) we know, all the variations we see ARE ERRORS and we can just clip them by limiting the slope.

It would be nice to have an actual signal in the bitstream, e.g. 2 MHz of 10% FS amplitude

remark: the adders only have to add 1 bit in the first stage, 2 in the second etc as the results are limited. I will do another simulation later to simplify the hardware BOM

Erna,
I've got this AD7400 generating a noisy 50Hz from a dangling wire. the analogue filtered bitstream is about 60 mVp-p on a 3.0 V regulator, so that's 2% maybe. There is notable other 60 kHz, probably switchmode, carrier looking fuzz in amongst it.

I am supposing that, in the above example, you have used some bitstream that was meant to contain only "01010101" or "10101010" sequences, thus being an expression of some "plateau"-alike measurement (any steady voltage level that, if it was not due the noise that is affecting its digital expression, would keep its uniformity, almost undisturbed, during a long time).

To ease any analisys, you could start the above depicted sums at the first pair of samples that diverge from the "10" or "01" cadence, discarding the former ones.

You could freely stablish a minimum sequence: "10", "1010" (or their inverses), or any other you could feel appropriate, as a "steadyness" delimiter, provided it can be repeatedly found within the bitstream.

IMHO, the above could ease finding the center peak positions, and also stablish relations with interferences, such as 50 or 60 Hz, and, perhaps, a better observation of 1/f noise.

If you are also looking for 1/f noise interfering with your measurements, IMHO it would be better to record the bitstreams for at least 10 seconds, or even more.

It's not unnusual for that kind of noise to have some observable peakings at 0.1 Hz, thus it's advisable to extend the sampling period to enable "catching" those points too.

This also serves to the efforts being done by ErNa.

I've got some fast action going on with this AD7400. Even though the ADC is only operating at 10 Mbps, I'm making use of the 80 MHz sysclock to boost the existing sinc1 to a sync3 emulation in a tight 100 ns loop.

'==================================
' Sinc3 filter (cogexec in cog #1)
'==================================
ORG
start_sinc3
cogid cid
wrpin #%00_01111_0, #tpin 'set adc/counter mode
wypin #0, #tpin 'inc on high
wxpin #0, #tpin 'totaliser
dirh #tpin 'enable smart pin
'Sinc3 loop (8 sysclocks)
rep @.lend, #0 'loop forever
rdpin acc1, #tpin
add acc2, acc1
add acc3, acc2
wrlut acc3, #(mailbox & $1ff) 'for the decimator (lut sharing is active)
.lend
cogstop cid
acc1 long 0
acc2 long 0
acc3 long 0
cid long 0
ORG $3ff
mailbox long 0

Ah, after some solid testing, I've discovered that the decimator has to update on a multiple of 8 clocks. ie: In sync with the accumulator update rate. Otherwise there is some sort of shadow phase rotations occurring.

The gain is affected by decimation rate. So generally you want a fixed decimation rate to keep the gain constant.

Hmm, don't have way of synchronising the AD7400's native 10 MHz bitstream clock. So at 80 Msps we're talking 10e6 bytes/s. Even at 10 Mbps that's still over 1 MB/s. Might have some trouble making 10 seconds unbroken using just hubRAM.

The gain is affected by decimation rate. So generally you want a fixed decimation rate to keep the gain constant.

Oh, the software isn't just wandering on that parameter. I have it adjustable for diagnostics. As a result I learnt that I couldn't just use any old value for the rate.

It's not something of concern in the real hardware because that's updating the accumulators on every clock. Then there's no integer that isn't a multiple.

As far as I know, a streamer can't lock onto an arbitrary external clock source, of any speed. It's principle is for the whole Propeller to be locked to the same master clock as the external devices.

I guess the real silicon could be driven by the AD7400's clock.

With that in mind, the most efficient config for the FPGA would be a little over the 20 MHz Nyquist: 80 MHz / 3 = 26.67 MHz.

I don't know if you can use it in some way, but there are two bitstream packing-related blog entries, whose full coding is available at Github, under MIT license terms.

Perhaps one or even two cogs could do one of them, in real time, to dimminish the memory requirements for long-term sampling experiments.

I've been focusing my analysis on filters constructed from moving averages. Why? Because moving average filters can be implemented cheaply. And because various shapes like a triangle, trapezoid, and Gaussian can be created by running the signals through repeated moving average filters. The sincN family uses all the same length averages, but interesting stuff happens when the lengths are not the same. I'll call them Cascaded Moving Average filters.

First stage averages 31 bits.
Second stage averages 11 numbers from the first stage.
Third stage averages 3 numbers from the second stage.

Convolution is sometimes expressed with the * symbol. We could describe this filter as CMA31*11*3.

I think it could be implemented as follows:
First stage 31 register bits, output 2 bit delta. The full sum would be 5 bits, but the output will only change by 1 count each clock.
Second stage 2x11 register bits, output 3 bit delta. The full sum output of this stage could go up or down by 2 counts or less, depending on the input.
Third stage 3x3 register bits, output 4 bit delta.
Follow it all by 3 accumulators. This compensates for the diffs we added after the sum to reduce the amount of memory needed.

It might be better to just sum the length 3 term directly.

It would lend it self well to a decimate by 3, but it's too late for me to figure out how tonight.

The sum is 1023. It turns out that the sum of the taps is the product of the lengths. So if you want to construct a filter with a certain sum, factor it and decide how to group the factors together.

How do you derive your new 43-tap table from 31x11x3? What logic savings are we looking at with three cascaded stages?

A total of 1024 would not be a problem and 1024 = 32x8x4. If final output > 255, then set it to 255.

A couple of things puzzle me about your Tukey17_13_32 graphs:
Why are the sidelobes so high on the right-hand side of the frequency response?
Why does your impulse response not start and end at zero?

The centre notch can be removed now because overflow is easy to correct, as already mentioned.

And here's a "SmallBASIC" program that proves the concept:

dim t(47)
for x = 0 to 47
t(x) = 0
next x
inta = 0
intb = 0
intc = 0
for y = 0 to 46*2
t(00) = 1
if y>45 then t(00) = 0
delta = 0
if (t(00) = 1 and t(01) = 0) then delta = delta + 1
if (t(00) = 0 and t(01) = 1) then delta = delta - 1
if (t(01) = 1 and t(02) = 0) then delta = delta + 1
if (t(01) = 0 and t(02) = 1) then delta = delta - 1
if (t(04) = 1 and t(05) = 0) then delta = delta + 1
if (t(04) = 0 and t(05) = 1) then delta = delta - 1
if (t(10) = 1 and t(11) = 0) then delta = delta - 1
if (t(10) = 0 and t(11) = 1) then delta = delta + 1
if (t(13) = 1 and t(14) = 0) then delta = delta - 1
if (t(13) = 0 and t(14) = 1) then delta = delta + 1
if (t(14) = 1 and t(15) = 0) then delta = delta - 1
if (t(14) = 0 and t(15) = 1) then delta = delta + 1
if (t(32) = 1 and t(33) = 0) then delta = delta - 1
if (t(32) = 0 and t(33) = 1) then delta = delta + 1
if (t(33) = 1 and t(34) = 0) then delta = delta - 1
if (t(33) = 0 and t(34) = 1) then delta = delta + 1
if (t(36) = 1 and t(37) = 0) then delta = delta - 1
if (t(36) = 0 and t(37) = 1) then delta = delta + 1
if (t(42) = 1 and t(43) = 0) then delta = delta + 1
if (t(42) = 0 and t(43) = 1) then delta = delta - 1
if (t(45) = 1 and t(46) = 0) then delta = delta + 1
if (t(45) = 0 and t(46) = 1) then delta = delta - 1
if (t(46) = 1 and t(47) = 0) then delta = delta + 1
if (t(46) = 0 and t(47) = 1) then delta = delta - 1
for x = 47 to 1 step -1
t(x) = t(x-1)
next x
't(32) = t(16)
't(16) = 0
inta = inta + delta
intb = intb + inta
intc = intc + intb
sample = int(intc/4)
if sample = 256 then sample = 255
print inta,intb,intc,sample
next y

Here is the new triple-integrating Tukey 17/32 that's in the smart pins. It reduced each smart pin by 35 ALMs, which is good.

That is good. Does it work with real bitstreams?

Oh, yeah. It's just like the others. Produces the exact same output. It takes a few more taps, though. I went to bed early to get back on a normal schedule, but just thought about this all night until I figured it out. Getting the sample value to go back down was where I realized I needed to be looking at edges in the data, not just states. You can see that the idea could be applied to any tap length. For every slope change, you need a set of delta terms. A trapezoidal window would take only four sets. We need twelve for the Tukey 17/32 (six slope changes going up, six going down).

## Comments

1,763Has this been tested? I want the Tukey logic to fit, but I wonder whether it will be too big even if we could reduce it by half.

1,665Every clock a 0/1 bit is generated. This bit goes to a filter. The filter creates a new output value every clock? Is that correct?

1,763A 45-sample sliding window is used to generate an 8-bit output on every clock:

* A 45-bit register is shifted by one bit: an ADC bit is shifted into bit 0, bit 0 is shifted to bit 1, ..., bit 44 is shifted out and discarded.

* Each of the 45 bits is multiplied by one of 45 taps containing fixed Tukey window values

* These multiplied values are added together, then divided by 4 to give an 8-bit output

* The above logic is multiplied by four so that any four pins produce a combined 32-bit output

1,665Multiply these register values by 0 or 1 and adding is just "integrating" the register value?

The "32-bit" output means 4 independent 8 bit values? (adding 4 8bit values -> 10 bit value)

As 45 taps worst case means 45 counts, full scale = 256 / 45 = 5 ?

1,763Yes.

Yes, maybe.

Yes.

No, worst-case is all 45 bits set, total = 1024, divided by 4 = 256, then adjusted to be 255.

11,871I can run tests with my AD7400 eval board. see https://forums.parallax.com/discussion/comment/1456465/#Comment_1456465 I've actually just finished installing PropellerIDE and test running that earlier code. I've got numbers scrolling up the terminal.

1,665Multiply these register values by 0 or 1 and adding is just "integrating" the register values where the corresponding bits are set.

So, this is just a correlation of the bit stream with a well shaped pulse.

I'm in a hurry now, so I'll come back later to understand what total = 1024 means. I just thought: 45 Bits in the bitstream can count up to 45... Maybe the tukey coefficients are summing up to 1024 and so /4 to fit into 8 bits.

But why 45 taps?

13,62745 taps seems sufficient for an 8-bit sample.

A total of 1024 >> 2 produces 256, which gets clamped to 255 to make an 8-bit sample. 1024 results if all taps are holding 1's.

I just made a little "RFO BASIC!" program to prove the new method:

It maintains a running total by tracking 9-bit "twos" and "threes" terms, by summing 16 tap bits, each. The old way had to sum over twice that many bits. This should be close to half the previous logic size.

374First stage averages 31 bits.

Second stage averages 11 numbers from the first stage.

Third stage averages 3 numbers from the second stage.

Convolution is sometimes expressed with the * symbol. We could describe this filter as CMA31*11*3.

I think it could be implemented as follows:

First stage 31 register bits, output 2 bit delta. The full sum would be 5 bits, but the output will only change by 1 count each clock.

Second stage 2x11 register bits, output 3 bit delta. The full sum output of this stage could go up or down by 2 counts or less, depending on the input.

Third stage 3x3 register bits, output 4 bit delta.

Follow it all by 3 accumulators. This compensates for the diffs we added after the sum to reduce the amount of memory needed.

It might be better to just sum the length 3 term directly.

It would lend it self well to a decimate by 3, but it's too late for me to figure out how tonight.

The performance should be similar, but cma31x11x3 is 2 taps shorter. The sum is 1023. It turns out that the sum of the taps is the product of the lengths. So if you want to construct a filter with a certain sum, factor it and decide how to group the factors together.

11,871Ah, after some solid testing, I've discovered that the decimator has to update on a multiple of 8 clocks. ie: In sync with the accumulator update rate. Otherwise there is some sort of shadow phase rotations occurring.

11,87113,6271,665way back I applied those filters:

The last signal shows, there is structure in the noise. As we know that the signal to measure is band limited (makes no sense to try to measure 20 MHz with 100 MHz clock and 10 bit resolution) we know, all the variations we see ARE ERRORS and we can just clip them by limiting the slope.

It would be nice to have an actual signal in the bitstream, e.g. 2 MHz of 10% FS amplitude

remark: the adders only have to add 1 bit in the first stage, 2 in the second etc as the results are limited. I will do another simulation later to simplify the hardware BOM

11,871I've got this AD7400 generating a noisy 50Hz from a dangling wire. the analogue filtered bitstream is about 60 mVp-p on a 3.0 V regulator, so that's 2% maybe. There is notable other 60 kHz, probably switchmode, carrier looking fuzz in amongst it.

I'll see how much of it I can record ...

1,313I am supposing that, in the above example, you have used some bitstream that was meant to contain only "01010101" or "10101010" sequences, thus being an expression of some "plateau"-alike measurement (any steady voltage level that, if it was not due the noise that is affecting its digital expression, would keep its uniformity, almost undisturbed, during a long time).

To ease any analisys, you could start the above depicted sums at the first pair of samples that diverge from the "10" or "01" cadence, discarding the former ones.

You could freely stablish a minimum sequence: "10", "1010" (or their inverses), or any other you could feel appropriate, as a "steadyness" delimiter, provided it can be repeatedly found within the bitstream.

IMHO, the above could ease finding the center peak positions, and also stablish relations with interferences, such as 50 or 60 Hz, and, perhaps, a better observation of 1/f noise.

Hope it could help

Henrique

1,313If you are also looking for 1/f noise interfering with your measurements, IMHO it would be better to record the bitstreams for at least 10 seconds, or even more.

It's not unnusual for that kind of noise to have some observable peakings at 0.1 Hz, thus it's advisable to extend the sampling period to enable "catching" those points too.

This also serves to the efforts being done by ErNa.

Henrique

37411,87111,871Oh, the software isn't just wandering on that parameter. I have it adjustable for diagnostics. As a result I learnt that I couldn't just use any old value for the rate.

It's not something of concern in the real hardware because that's updating the accumulators on every clock. Then there's no integer that isn't a multiple.

11,871I guess the real silicon could be driven by the AD7400's clock.

With that in mind, the most efficient config for the FPGA would be a little over the 20 MHz Nyquist: 80 MHz / 3 = 26.67 MHz.

1,313I don't know if you can use it in some way, but there are two bitstream packing-related blog entries, whose full coding is available at Github, under MIT license terms.

Perhaps one or even two cogs could do one of them, in real time, to dimminish the memory requirements for long-term sampling experiments.

Hope it helps

kinematicsoup.com/news/2016/9/6/data-compression-bit-packing-101

kinematicsoup.com/news/2017/8/17/data-compression-crushing-data-using-entropy

11,871I've also remembered there is a 32 MB SDRAM on the P123 FPGA board. Chip will need to explain how to accessed this.

4,41413,627Right now, things are in flux with the FPGA code, but I could have a version in a week, or two.

4,4141,763How do you derive your new 43-tap table from 31x11x3? What logic savings are we looking at with three cascaded stages?

A total of 1024 would not be a problem and 1024 = 32x8x4. If final output > 255, then set it to 255.

A couple of things puzzle me about your Tukey17_13_32 graphs:

Why are the sidelobes so high on the right-hand side of the frequency response?

Why does your impulse response not start and end at zero?

The centre notch can be removed now because overflow is easy to correct, as already mentioned.

13,627This is the concept:

Here is the business part of the code:

And here's a "SmallBASIC" program that proves the concept:

1,763That is good. Does it work with real bitstreams?

13,627Oh, yeah. It's just like the others. Produces the exact same output. It takes a few more taps, though. I went to bed early to get back on a normal schedule, but just thought about this all night until I figured it out. Getting the sample value to go back down was where I realized I needed to be looking at edges in the data, not just states. You can see that the idea could be applied to any tap length. For every slope change, you need a set of delta terms. A trapezoidal window would take only four sets. We need twelve for the Tukey 17/32 (six slope changes going up, six going down).

11,871Ah, I see. It used a chunk (22 pins) of the then portC for address and ctrl, plus 16 pins of portB for data. That's a hog!

EDIT: And that doesn't include the DRAM clock pin.